fcbga series
分类: fcbga seriesfcbga technology
technology overview
flip chip interconnection, also knownas controlled collapse chip connection, c4, has been identified as a high performance packaging solution to meet the growing need for products with increased electrical performance, high i/o, and high system reliability as a replacement for conventional wire bond packaging technology. utilizing whole die area for electrical connection, substrate i/o per unit increases exponentially compared to perimeter wire interconnection technology.
flip chip interconnect also allows direct connection with on-die power planes which enables increased electrical performance including increased switching speed and more efficient power distribution to the ic performance at lower operating voltages.
applications
flip chippackage technology is considered one of the most established technologyfor high pin count and/or high performance asics. large body fc bga/pgas provide package solution for computing (microprocessors / graphic, server), gaming, high bandwidth networking/communicationdevices.
package types
◆ fcbga bare die (with or wo stiffener)
◆ fclga
◆ fcpga
features
die sizes
◆ up to reticle size
◆ advance nodes to 5 nm
substrates:
◆ 4-20 layer laminate build-up substrates
◆ high cte ceramic ltcc alumina ceramic
◆ thin core
◆ substrate size up to 100 mm
bump types
◆ eutectic sn/pb
◆ sac305/405
◆ cu pillar (array and fine pitch peripheral)
◆ pitch down to 90um
underfill
◆ cuf(capillaryunderfill)
◆ muf(moldedunderfill)
smt
◆ down to 0.5 mm bga ball pitch
◆ passive component size down to 01005
tim
◆ high performance organic tim
◆ indiummetaltim
mcm: up to 13 dice on package
flip chip bga/pga test
◆ provides a competitive test solution to our customers ranging from test development, platform conversion, and product maintenance and test data analysis.
◆ hasextensive test development experience of various product portfolio, including high-end digital, mix-signal, soc and high-speed products.
◆ reduce customer overhead by outsourcing projects / tasks to avoid maintaining a large scale of dedicated team
◆ incorporate industrial standard through leveraging best known method from our database & continuous cost saving by driving test time reduction, yield improvement
services include
◆ wafer sort test development
◆ final test development
◆ low cost platform conversion
◆ multi-site enablement
◆ burn-in capabilities
extensive test development experience in cpu, apu, gpu, chipset, digital audio, baseband, microcontroller, lcd driver, touch panel driver.
通富微电子股份有限公司
地址:中国江苏省南通市崇川路288号
邮编:226004
email: